

# PCA9554 Remote 8-Bit I<sup>2</sup>C AND SMBus I/O Expander With Interrupt Output and **Configuration Registers**

#### 1 Features

- I<sup>2</sup>C to Parallel Port Expander
- Open-Drain Active-Low Interrupt Output
- Operating Power-Supply Voltage Range of 2.3 V to 5.5 V
- 5-V Tolerant I/Os
- 400-kHz Fast I<sup>2</sup>C Bus
- Three Hardware Address Pins Allow up to Eight Devices on the I<sup>2</sup>C/SMBus
- Input/Output Configuration Register
- Polarity Inversion Register
- Internal Power-On Reset
- Power-Up With All Channels Configured as Inputs
- No Glitch On Power Up
- Latched Outputs With High-Current Drive Maximum Capability for Directly Driving LEDs
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

### 2 Description

This 8-bit I/O expander for the two-line bidirectional bus ( $I^2C$ ) is designed for 2.3-V to 5.5-V  $V_{CC}$  operation. It provides general-purpose remote I/O expansion for most microcontroller families via the I<sup>2</sup>C interface [serial clock (SCL), serial data (SDA)].

The PCA9554 consists of one 8-bit Configuration (input or output selection), Input, Output, and Polarity Inversion (active high or active low) registers. At power on, the I/Os are configured as inputs with a weak pullup to V<sub>CC</sub>. However, the system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding Input or Output register. The polarity of the Input Port register can be inverted with the Polarity Inversion register. All registers can be read by the system master.

The system master can reset the PCA9554 in the event of a timeout or other improper operation by utilizing the power-on reset feature, which puts the registers in their default state and initializes the I<sup>2</sup>C/ SMBus state machine.

The PCA9554 open-drain interrupt ( INT) output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system master that an input state has changed.

### Device Information (1)

| PART NUMBER PACKAGE |           | BODY SIZE (NOM)   |
|---------------------|-----------|-------------------|
|                     | SSOP (16) | 6.20 mm × 5.30 mm |
| PCA9554             | VQFN (16) | 4.00 mm × 4.00 mm |
|                     | QFN (16)  | 3.00 mm × 3.00 mm |

For all available packages, see the orderable addendum at the end of the datasheet.









## **Table of Contents**

| 1 Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                    | 15<br>16<br>22                        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| 6.1 Absolute Maximum Ratings 6.2 ESD Ratings 6.3 Recommended Operating Conditions 6.4 Thermal Information 6.5 Electrical Characteristics 6.6 I <sup>2</sup> C Interface Timing Requirements 6.7 Switching Characteristics 6.8 Typical Characteristics 7 Parameter Measurement Information 8 Detailed Description                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10.1 Power-On Reset Requirements                                                                                                                                                                                                                                                                                                                                                                                                   |                                       |
| 3 Revision History Changes from Revision C (May 2021) to Re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | evision D (March 2021)                                                                                                                                                                                                                                                                                                                                                                                                             | Page                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |
| Moved the "Storage temperature range" to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | o the Absolute Maximum Ratings                                                                                                                                                                                                                                                                                                                                                                                                     | 5                                     |
| <ul> <li>Moved the "Storage temperature range" to</li> <li>Moved the "Package thermal impedance"</li> <li>Changed the V<sub>IH</sub> High-level input voltage (</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                    | 5<br>5<br>nended                      |
| <ul> <li>Moved the "Storage temperature range" to</li> <li>Moved the "Package thermal impedance"</li> <li>Changed the V<sub>IH</sub> High-level input voltage (         <i>Operating Conditions</i></li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | o the <i>Absolute Maximum Ratings</i><br>to the <i>Thermal Resistance Characteristic</i><br>(SDL, SDA) Max value From: 5.5 V To: V <sub>CC</sub> in the <i>Recomm</i>                                                                                                                                                                                                                                                              | 5<br>5<br>nended<br>5<br>n the        |
| <ul> <li>Moved the "Storage temperature range" to</li> <li>Moved the "Package thermal impedance"</li> <li>Changed the V<sub>IH</sub> High-level input voltage (</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | to the Absolute Maximum Ratings                                                                                                                                                                                                                                                                                                                                                                                                    | 5                                     |
| <ul> <li>Moved the "Storage temperature range" to Moved the "Package thermal impedance"</li> <li>Changed the V<sub>IH</sub> High-level input voltage (Operating Conditions</li> <li>Changed the V<sub>IH</sub> High-level input voltage (Recommended Operating Conditions</li> <li>Changed the V<sub>IL</sub> Low-level input voltage (Recommended Operating Conditions</li> </ul>                                                                                                                                                                                                                                                                                                                                                                      | to the Absolute Maximum Ratings to the Thermal Resistance Characteristic (SDL, SDA) Max value From: 5.5 V To: V <sub>CC</sub> in the Recomm (A0, A1, A2, P7–P0) MIN value From: 5.5 V To: 0.7 x V <sub>CC</sub> in (A0, A1, A2, P7–P0) MAX value From: 0.8 V To: 0.3 x V <sub>CC</sub> in                                                                                                                                          | 5                                     |
| <ul> <li>Moved the "Storage temperature range" to Moved the "Package thermal impedance"</li> <li>Changed the V<sub>IH</sub> High-level input voltage of Operating Conditions</li> <li>Changed the V<sub>IH</sub> High-level input voltage of Recommended Operating Conditions</li> <li>Changed the V<sub>IL</sub> Low-level input voltage of Recommended Operating Conditions</li> <li>Added the Thermal Information table</li> </ul>                                                                                                                                                                                                                                                                                                                   | to the <i>Absolute Maximum Ratings</i> to the <i>Thermal Resistance Characteristic</i> (SDL, SDA) Max value From: 5.5 V To: V <sub>CC</sub> in the <i>Recomm</i> (A0, A1, A2, P7–P0) MIN value From: 5.5 V To: 0.7 x V <sub>CC</sub> in                                                                                                                                                                                            | 5                                     |
| <ul> <li>Moved the "Storage temperature range" to Moved the "Package thermal impedance"</li> <li>Changed the V<sub>IH</sub> High-level input voltage (Operating Conditions</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | to the <i>Absolute Maximum Ratings</i> to the <i>Thermal Resistance Characteristic</i> (SDL, SDA) Max value From: 5.5 V To: V <sub>CC</sub> in the <i>Recomm</i> (A0, A1, A2, P7–P0) MIN value From: 5.5 V To: 0.7 x V <sub>CC</sub> in                                                                                                                                                                                            | 5                                     |
| <ul> <li>Moved the "Storage temperature range" to Moved the "Package thermal impedance"</li> <li>Changed the V<sub>IH</sub> High-level input voltage (Operating Conditions</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | to the Absolute Maximum Ratings to the Thermal Resistance Characteristic (SDL, SDA) Max value From: 5.5 V To: V <sub>CC</sub> in the Recomm (A0, A1, A2, P7–P0) MIN value From: 5.5 V To: 0.7 x V <sub>CC</sub> in A0, A1, A2, P7–P0) MAX value From: 0.8 V To: 0.3 x V <sub>CC</sub> in                                                                                                                                           | 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 |
| <ul> <li>Moved the "Storage temperature range" to Moved the "Package thermal impedance"</li> <li>Changed the V<sub>IH</sub> High-level input voltage of Operating Conditions</li> <li>Changed the V<sub>IH</sub> High-level input voltage of Recommended Operating Conditions</li> <li>Changed the V<sub>IL</sub> Low-level input voltage of Recommended Operating Conditions</li> <li>Added the Thermal Information table</li> <li>Changed V<sub>PORR</sub> in the Electrical Characte</li> <li>Added V<sub>PORF</sub> to the Electrical Characterist</li> <li>Changed the I<sub>CC</sub> Standby mode values in</li> </ul>                                                                                                                            | to the Absolute Maximum Ratings to the Thermal Resistance Characteristic (SDL, SDA) Max value From: 5.5 V To: V <sub>CC</sub> in the Recomm (A0, A1, A2, P7–P0) MIN value From: 5.5 V To: 0.7 x V <sub>CC</sub> in (A0, A1, A2, P7–P0) MAX value From: 0.8 V To: 0.3 x V <sub>CC</sub> in eristics                                                                                                                                 | 5                                     |
| <ul> <li>Moved the "Storage temperature range" to Moved the "Package thermal impedance"</li> <li>Changed the V<sub>IH</sub> High-level input voltage (Operating Conditions</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | to the Absolute Maximum Ratings to the Thermal Resistance Characteristic (SDL, SDA) Max value From: 5.5 V To: V <sub>CC</sub> in the Recomm (A0, A1, A2, P7–P0) MIN value From: 5.5 V To: 0.7 x V <sub>CC</sub> in A0, A1, A2, P7–P0) MAX value From: 0.8 V To: 0.3 x V <sub>CC</sub> in eristics the Electrical Characteristics                                                                                                   | 5                                     |
| <ul> <li>Moved the "Storage temperature range" to Moved the "Package thermal impedance"</li> <li>Changed the V<sub>IH</sub> High-level input voltage (Operating Conditions</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | to the Absolute Maximum Ratings to the Thermal Resistance Characteristic (SDL, SDA) Max value From: 5.5 V To: V <sub>CC</sub> in the Recomm (A0, A1, A2, P7–P0) MIN value From: 5.5 V To: 0.7 x V <sub>CC</sub> in A0, A1, A2, P7–P0) MAX value From: 0.8 V To: 0.3 x V <sub>CC</sub> in eristics the Electrical Characteristics of To: 8 pF in the Electrical Characteristics                                                     | 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 |
| <ul> <li>Moved the "Storage temperature range" to Moved the "Package thermal impedance"</li> <li>Changed the V<sub>IH</sub> High-level input voltage of Operating Conditions</li> <li>Changed the V<sub>IH</sub> High-level input voltage of Recommended Operating Conditions</li> <li>Changed the V<sub>IL</sub> Low-level input voltage of Recommended Operating Conditions</li> <li>Added the Thermal Information table</li> <li>Changed V<sub>PORR</sub> in the Electrical Characte</li> <li>Added V<sub>PORF</sub> to the Electrical Characterist</li> <li>Changed the I<sub>CC</sub> Standby mode values in</li> <li>Changed the C<sub>i</sub> SCL Max value From: 5 p</li> <li>Changed the t<sub>pv</sub> Output data valid MAX value</li> </ul> | to the Absolute Maximum Ratings to the Thermal Resistance Characteristic (SDL, SDA) Max value From: 5.5 V To: V <sub>CC</sub> in the Recomm (A0, A1, A2, P7–P0) MIN value From: 5.5 V To: 0.7 x V <sub>CC</sub> in A0, A1, A2, P7–P0) MAX value From: 0.8 V To: 0.3 x V <sub>CC</sub> in eristics the Electrical Characteristics bF To: 8 pF in the Electrical Characteristics 5.5 pF To: 9.5 pF in the Electrical Characteristics | 5                                     |

## Changes from Revision B (August 2008) to Revision C (May 2014)

Page 16



## 4 Description (Continued)

INT can be connected to the interrupt input of a microcontroller. By sending an interrupt signal on this line, the remote I/O can inform the microcontroller if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C bus. Thus, the PCA9554 can remain a simple slave device.

The device's outputs (latched) have high-current drive capability for directly driving LEDs and low current consumption.

Three hardware pins (A0, A1, and A2) are used to program and vary the fixed I<sup>2</sup>C address and allow up to eight devices to share the same I<sup>2</sup>C bus or SMBus.

The PCA9554 is pin-to-pin and I<sup>2</sup>C address compatible with the PCF8574. However, software changes are required, due to the enhancements in the PCA9554 over the PCF8574.

The PCA9554 and PCA9554A are identical except for their fixed  $I^2C$  address. This allows for up to 16 of these devices (eight of each) on the same  $I^2C/SMBus$ .



## **5 Pin Configuration and Functions**









Table 5-1. Pin Functions

| PIN             |                                                                          |                            |                                                                         |
|-----------------|--------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------|
| NAME            | QSOP (DBQ)<br>SOIC (DW),<br>SSOP (DB),<br>TSSOP (PW), AND<br>TVSOP (DGV) | QFN (RGT) AND<br>QFN (RGV) | DESCRIPTION                                                             |
| A0              | 1                                                                        | 15                         | Address input. Connect directly to V <sub>CC</sub> or ground.           |
| A1              | 2                                                                        | 16                         | Address input. Connect directly to V <sub>CC</sub> or ground.           |
| A2              | 3                                                                        | 1                          | Address input. Connect directly to V <sub>CC</sub> or ground.           |
| P0              | 4                                                                        | 2                          | P-port input/output. Push-pull design structure.                        |
| P1              | 5                                                                        | 3                          | P-port input/output. Push-pull design structure.                        |
| P2              | 6                                                                        | 4                          | P-port input/output. Push-pull design structure.                        |
| P3              | 7                                                                        | 5                          | P-port input/output. Push-pull design structure.                        |
| GND             | 8                                                                        | 6                          | Ground                                                                  |
| P4              | 9                                                                        | 7                          | P-port input/output. Push-pull design structure.                        |
| P5              | 10                                                                       | 8                          | P-port input/output. Push-pull design structure.                        |
| P6              | 11                                                                       | 9                          | P-port input/output. Push-pull design structure.                        |
| P7              | 12                                                                       | 10                         | P-port input/output. Push-pull design structure.                        |
| ĪNT             | 13                                                                       | 11                         | Interrupt output. Connect to V <sub>CC</sub> through a pullup resistor. |
| SCL             | 14                                                                       | 12                         | Serial clock bus. Connect to V <sub>CC</sub> through a pullup resistor. |
| SDA             | 15                                                                       | 13                         | Serial data bus. Connect to V <sub>CC</sub> through a pullup resistor.  |
| V <sub>CC</sub> | 16                                                                       | 14                         | Supply voltage                                                          |

Submit Document Feedback

## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                            | ·                                     | MIN  | MAX  | UNIT |
|------------------|--------------------------------------------|---------------------------------------|------|------|------|
| V <sub>CC</sub>  | Supply voltage range                       |                                       | -0.5 | 6    | V    |
| VI               | Input voltage range <sup>(2)</sup>         |                                       | -0.5 | 6    | V    |
| Vo               | Output voltage range <sup>(2)</sup>        |                                       | -0.5 | 6    | V    |
| I <sub>IK</sub>  | Input clamp current                        | V <sub>1</sub> < 0                    |      | -20  | mA   |
| I <sub>OK</sub>  | Output clamp current                       | V <sub>O</sub> < 0                    |      | -20  | mA   |
| I <sub>IOK</sub> | Input/output clamp current                 | $V_O < 0$ or $V_O > V_{CC}$           |      | ±20  | mA   |
| I <sub>OL</sub>  | Continuous output low current              | V <sub>O</sub> = 0 to V <sub>CC</sub> |      | 50   | mA   |
| I <sub>OH</sub>  | Continuous output high current             | V <sub>O</sub> = 0 to V <sub>CC</sub> |      | -50  | mA   |
|                  | Continuous current through GND             | ·                                     |      | -250 | mA   |
| Icc              | Continuous current through V <sub>CC</sub> |                                       |      | 160  | mA   |
| T <sub>stg</sub> | Storage temperature range                  |                                       | -65  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

6.2 ESD Ratings

|                                            |                                                                             |                                                                                          | MIN  | MAX  | UNIT |
|--------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 0                                                                                        | 2000 | V    |      |
| V <sub>(ESD)</sub>                         | Liectiostatic discriarge                                                    | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0    | 1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

|                             |                                |              | MIN                   | MAX                   | UNIT |
|-----------------------------|--------------------------------|--------------|-----------------------|-----------------------|------|
| V <sub>CC</sub>             | Supply voltage                 |              | 2.3                   | 5.5                   | V    |
| V High lavelines to selfens |                                | SCL, SDA     | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> (1)   | V    |
| V <sub>IH</sub>             | High-level input voltage       | A2-A0, P7-P0 | 2                     | V <sub>CC</sub>       | V    |
| V                           | Low-level input voltage        | SCL, SDA     | -0.5                  | 0.3 × V <sub>CC</sub> | V    |
| V <sub>IL</sub>             | Low-level input voltage        | A2-A0, P7-P0 | -0.5                  | 0.3 × V <sub>CC</sub> | V    |
| I <sub>OH</sub>             | High-level output current      | P7–P0        |                       | -10                   | mA   |
| I <sub>OL</sub>             | Low-level output current       | P7–P0        |                       | 25                    | mA   |
| T <sub>A</sub>              | Operating free-air temperature |              | -40                   | 85                    | °C   |

(1) For voltages applied above V<sub>CC</sub>, an increase in ICC will result.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## **6.4 Thermal Information**

| THERMAL METRIC(1) |                                        | PCA9538                            |         |         |               |         |      |
|-------------------|----------------------------------------|------------------------------------|---------|---------|---------------|---------|------|
|                   |                                        | DB DBQ DGV DW (SSOP) (SSOP) (SOIC) |         |         | PW<br>(TSSOP) | UNIT    |      |
|                   |                                        |                                    | 16 PINS | 16 PINS | 16 PINS       | 16 PINS |      |
| $R_{\theta JA}$   | Junction-to-ambient thermal resistance | 113.2                              | 121.7   | 120     | 57            | 63.2    | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

## 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                          | TEST CONDITIONS                                             | V <sub>CC</sub> | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|-------------------|----------------------------------------------------|-------------------------------------------------------------|-----------------|------|--------------------|------|------|
| V <sub>IK</sub>   | Input diode clamp voltage                          | I <sub>I</sub> = -18 mA                                     | 2.3 V to 5.5 V  | -1.2 |                    |      | V    |
| V <sub>PORR</sub> | Power-on reset voltage,<br>V <sub>CC</sub> rising  | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 |                 |      | 1.2                | 1.5  | V    |
| V <sub>PORF</sub> | Power-on reset voltage,<br>V <sub>CC</sub> falling | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 |                 | 0.75 | 1                  |      | V    |
|                   |                                                    |                                                             | 2.3 V           | 1.8  |                    |      |      |
|                   |                                                    | - 0 m A                                                     | 3 V             | 2.6  |                    |      |      |
|                   |                                                    | $I_{OH} = -8 \text{ mA}$                                    | 4.5 V           | 3.1  |                    |      |      |
| V                 | P-port high-level output                           |                                                             | 4.75 V          | 4.1  |                    |      | V    |
| $V_{OH}$          | voltage <sup>(2)</sup>                             |                                                             | 2.3 V           | 1.7  |                    |      | V    |
|                   |                                                    | I <sub>OH</sub> = -10 mA                                    | 3 V             | 2.5  |                    |      |      |
|                   |                                                    |                                                             | 4.5 V           | 3    |                    |      |      |
|                   |                                                    |                                                             | 4.75 V          | 4    |                    |      |      |
|                   | SDA                                                | V <sub>OL</sub> = 0.4 V                                     | 2.3 V to 5.5 V  | 3    | 8                  |      |      |
|                   |                                                    |                                                             | 2.3 V           | 8    | 10                 |      |      |
|                   |                                                    | V 05V                                                       | 3 V             | 8    | 14                 |      |      |
|                   |                                                    | V <sub>OL</sub> = 0.5 V                                     | 4.5 V           | 8    | 17                 |      |      |
|                   | D(3)                                               |                                                             | 4.75 V          | 8    | 35                 |      |      |
| I <sub>OL</sub>   | P port <sup>(3)</sup>                              |                                                             | 2.3 V           | 10   | 13                 |      | mA   |
|                   |                                                    |                                                             | 3 V             | 10   | 19                 |      |      |
|                   |                                                    | V <sub>OL</sub> = 0.7 V                                     | 4.5 V           | 10   | 24                 |      |      |
|                   |                                                    |                                                             | 4.75 V          | 10   | 45                 |      |      |
|                   | ĪNT                                                | V <sub>OL</sub> = 0.4 V                                     | 2.3 V to 5.5 V  | 3    | 10                 |      |      |
|                   | SCL, SDA                                           | V V ····· OND                                               | 0.01/4- 5.51/   |      |                    | ±1   |      |
| I <sub>I</sub>    | A2-A0                                              | $V_I = V_{CC}$ or GND                                       | 2.3 V to 5.5 V  |      |                    | ±1   | μA   |
| I <sub>IH</sub>   | P port                                             | V <sub>I</sub> = V <sub>CC</sub>                            | 2.3 V to 5.5 V  |      |                    | 1    | μA   |
| I <sub>IL</sub>   | P port                                             | V <sub>I</sub> = GND                                        | 2.3 V to 5.5 V  |      |                    | -100 | μA   |

Submit Document Feedback

## **6.5 Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                               | PARAMETER                | TEST CONDITIONS                                                                     | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-------------------------------|--------------------------|-------------------------------------------------------------------------------------|-----------------|-----|--------------------|-----|------|
|                               |                          | ., .,                                                                               | 5.5 V           |     | 104                | 175 |      |
|                               |                          | $V_I = V_{CC}$ , $I_O = 0$ , I/O = inputs,<br>$f_{scl} = 400 \text{ kHz}$ , No load | 3.6 V           |     | 50                 | 90  |      |
|                               | Operating mode           | 1501 100 101 12, 110 1000                                                           | 2.7 V           |     | 20                 | 65  |      |
|                               | Operating mode           |                                                                                     | 5.5 V           |     | 60                 | 150 |      |
|                               |                          | $V_I = V_{CC}$ , $I_O = 0$ , $I/O = inputs$ , $f_{scl} = 100 \text{ kHz}$ , No load | 3.6 V           |     | 15                 | 40  |      |
|                               |                          | Isci 100 KHZ, 140 ISGG                                                              | 2.7 V           |     | 8                  | 20  |      |
| I <sub>CC</sub>               |                          | $V_1 = GND$ , $I_O = 0$ , $I/O = inputs$ , $f_{scl} = 0$ kHz, No load               | 5.5 V           |     | 450                | 700 | μA   |
|                               |                          |                                                                                     | 3.6 V           |     | 300                | 600 |      |
|                               | Ctandby made             | Isci o iti iz, ito ioda                                                             | 2.7 V           |     | 225                | 500 |      |
|                               | Standby mode             | $V_I = V_{CC}$ , $I_O = 0$ , $I/O = inputs$ , $f_{scl} = 0$ kHz, No load            | 5.5 V           |     | 1.9                | 3.5 |      |
|                               |                          |                                                                                     | 3.6 V           |     | 1.1                | 1.8 |      |
|                               |                          | isci o iti iz, ito ioda                                                             | 2.7 V           |     | 1                  | 1.6 |      |
| A1                            | Additional current in    | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND     | 2.3 V to 5.5 V  |     |                    | 1.5 | A    |
| ΔI <sub>CC</sub> standby mode | standby mode             | Every LED I/O at $V_I = 4.3 \text{ V}$ , $f_{scl} = 0 \text{ kHz}$                  | 5.5 V           |     |                    | 1   | mA   |
| Ci                            | SCL                      | V <sub>I</sub> = V <sub>CC</sub> or GND                                             | 2.3 V to 5.5 V  |     | 4                  | 8   | pF   |
| C                             | SDA                      | V = V or CND                                                                        | 2.3 V to 5.5 V  |     | 5.5                | 9.5 | nE.  |
| Cio                           | $V_{lo} = V_{CC}$ or GND |                                                                                     | 2.3 V 10 5.5 V  |     | 8                  | 9.5 | pF   |

<sup>(1)</sup> All typical values are at nominal supply voltage (2.5-V, 3.3-V, or 5-V  $V_{CC}$ ) and  $T_A$  = 25°C.

<sup>(2)</sup> The total current sourced by all I/Os must be limited to 85 mA.

<sup>(3)</sup> Each I/O must be externally limited to a maximum of 25 mA, and the P port (P0 to P7) must be limited to a maximum current of 200 mA



## 6.6 I<sup>2</sup>C Interface Timing Requirements

over operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

|                       |                                                    |                                          | STANDARD MODE FAST MODE I <sup>2</sup> C BUS I <sup>2</sup> C BUS |      |                            |     | UNIT |
|-----------------------|----------------------------------------------------|------------------------------------------|-------------------------------------------------------------------|------|----------------------------|-----|------|
|                       |                                                    |                                          | MIN                                                               | MAX  | MIN                        | MAX |      |
| f <sub>scl</sub>      | I <sup>2</sup> C clock frequency                   |                                          | 0                                                                 | 100  | 0                          | 400 | kHz  |
| t <sub>sch</sub>      | I <sup>2</sup> C clock high time                   |                                          | 4                                                                 |      | 0.6                        |     | μs   |
| t <sub>scl</sub>      | I <sup>2</sup> C clock low time                    |                                          | 4.7                                                               |      | 1.3                        |     | μs   |
| t <sub>sp</sub>       | I <sup>2</sup> C spike time                        |                                          |                                                                   | 50   |                            | 50  | ns   |
| t <sub>sds</sub>      | I <sup>2</sup> C serial-data setup time            |                                          | 250                                                               |      | 100                        |     | ns   |
| t <sub>sdh</sub>      | I <sup>2</sup> C serial-data hold time             |                                          | 0                                                                 |      | 0                          |     | ns   |
| t <sub>icr</sub>      | I <sup>2</sup> C input rise time                   |                                          |                                                                   | 1000 | 20 + 0.1C <sub>b</sub> (1) | 300 | ns   |
| t <sub>icf</sub>      | I <sup>2</sup> C input fall time                   |                                          |                                                                   | 300  | 20 + 0.1C <sub>b</sub> (1) | 300 | ns   |
| t <sub>ocf</sub>      | I <sup>2</sup> C output fall time                  | 10-pF to 400-pF bus                      |                                                                   | 300  | 20 + 0.1C <sub>b</sub> (1) | 300 | ns   |
| t <sub>buf</sub>      | I <sup>2</sup> C bus free time between stop an     | d start                                  | 4.7                                                               |      | 1.3                        |     | μs   |
| t <sub>sts</sub>      | I <sup>2</sup> C start or repeated start condition | n setup                                  | 4.7                                                               |      | 0.6                        |     | μs   |
| t <sub>sth</sub>      | I <sup>2</sup> C start or repeated start condition | n hold                                   | 4                                                                 |      | 0.6                        |     | μs   |
| t <sub>sps</sub>      | I <sup>2</sup> C stop condition setup              |                                          | 4                                                                 |      | 0.6                        |     | μs   |
| t <sub>vd(data)</sub> | Valid data time                                    | SCL low to SDA output valid              | 300                                                               |      | 50                         |     | ns   |
| t <sub>vd(ack)</sub>  | Valid data time of ACK condition                   | ACK signal from SCL low to SDA (out) low | 0.3                                                               | 3.45 | 0.1                        | 0.9 | μs   |
| C <sub>b</sub>        | I <sup>2</sup> C bus capacitive load               |                                          |                                                                   | 400  |                            | 400 | ns   |

<sup>(1)</sup>  $C_b = Total$  capacitive load of one bus in pF

## **6.7 Switching Characteristics**

over operating free-air temperature range (unless otherwise noted) (see Figure 7-2 and Figure 7-3)

| PARAMETER FROM (INPUT) |                            | TO<br>(OUTPUT) | STANDARD MODE<br>I <sup>2</sup> C BUS | FAST MODE<br>I <sup>2</sup> C BUS | UNIT    |    |
|------------------------|----------------------------|----------------|---------------------------------------|-----------------------------------|---------|----|
|                        |                            | (INFOT)        | (001701)                              | MIN MA                            | MIN MAX |    |
| t <sub>iv</sub>        | Interrupt valid time       | P port         | ĪNT                                   |                                   | 4 4     | μs |
| t <sub>ir</sub>        | Interrupt reset delay time | SCL            | ĪNT                                   |                                   | 4 4     | μs |
| t <sub>pv</sub>        | Output data valid          | SCL            | P7-P0                                 | 35                                | 0 350   | ns |
| t <sub>ps</sub>        | Input data setup time      | P port         | SCL                                   | 100                               | 100     | ns |
| t <sub>ph</sub>        | Input data hold time       | P port         | SCL                                   | 1                                 | 1       | μs |

Product Folder Links: PCA9554

### 6.8 Typical Characteristics

T<sub>A</sub> = 25°C (unless otherwise noted)





Figure 6-2. Supply Current (ICC, Standby Mode) vs Temperature (T<sub>A</sub>) at Four Supply Voltages





Figure 6-3. Supply Current ( $I_{CC}$ , Operating Mode) vs Supply Voltage ( $V_{CC}$ )

Figure 6-4. Output Low Voltage (V<sub>OL</sub>) vs Temperature (T<sub>A</sub>) for P-Port I/Os





Figure 6-5. Sink Current (I<sub>OL</sub>) vs Output Low Voltage (V<sub>OL</sub>) for P-Ports at Four Supply Voltages

Figure 6-6. Output High Voltage (V<sub>CC</sub> – V<sub>OH</sub>) vs Temperature (T<sub>A</sub>) for P-Ports

50

 $V_{CC} = 5 V$ 



## 6.8 Typical Characteristics (continued)

T<sub>A</sub> = 25°C (unless otherwise noted)



8

Figure 6-9. Supply Current (I<sub>CC</sub>) vs Number of I/Os Held Low (#)

Number of I/Os Held Low (#)

T<sub>A</sub> - Temperature (°C) D019 Figure 6-10.  $\Delta$  I<sub>CC</sub> vs Temperature for Different V<sub>CC</sub> (V<sub>I</sub> = V<sub>CC</sub> – 0.6 V)

35

85

10

-15

-40

Submit Document Feedback

## 7 Parameter Measurement Information



**SDA LOAD CONFIGURATION** 



**VOLTAGE WAVEFORMS** 

| BYTE | DESCRIPTION              |
|------|--------------------------|
| 1    | I <sup>2</sup> C address |
| 2, 3 | P-port data              |

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0$  = 50  $\Omega$ ,  $t_r/t_f \leq$  30 ns.
- C. All parameters and waveforms are not applicable to all devices.

Figure 7-1. I<sup>2</sup>C Interface Load Circuit And Voltage Waveforms

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback





#### INTERRUPT LOAD CONFIGURATION



- A.  $C_L$  includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r/t_f \leq$  30 ns.
- C. All parameters and waveforms are not applicable to all devices.

Figure 7-2. Interrupt Load Circuit And Voltage Waveforms





P-PORT LOAD CONFIGURATION



WRITE MODE  $(R/\overline{W} = 0)$ 



- A.  $C_L$  includes probe and jig capacitance.
- B.  $t_{pv}$  is measured from 0.7 ×  $V_{CC}$  on SCL to 50% I/O pin output.
- C. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \Omega$ ,  $t_r/t_f \leq$  30 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 7-3. P-Port Load Circuit And Voltage Waveforms



## **8 Detailed Description**

## 8.1 Functional Block Diagram



- A. Pin numbers shown are for the DB, DBQ, DGV, DW, N, or PW package.
- B. All I/Os are set to inputs at reset.

Figure 8-1. Logic Diagram



A. At power-on reset, all registers return to default values.

Figure 8-2. Simplified Schematic Of P0 To P7

#### 8.2 Device Functional Modes

### 8.2.1 Power-On Reset

When power (from 0 V) is applied to  $V_{CC}$ , an internal power-on reset holds the PCA9554 in a reset condition until  $V_{CC}$  has reached  $V_{POR}$ . At that point, the reset condition is released and the PCA9554 registers and  $I^2C/SMBus$  state machine initialize to their default states. After that,  $V_{CC}$  must be lowered to below 0.2 V and then back up to the operating voltage for a power-reset cycle.

#### 8.2.2 I/O Port

When an I/O is configured as an input, FETs Q1 and Q2 (in Figure 8-2) are off, which creates a high-impedance input with a weak pullup (100 k $\Omega$  typ) to V<sub>CC</sub>. The input voltage may be raised above V<sub>CC</sub> to a maximum of 5.5 V.

If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the output port register. In this case, there are low-impedance paths between the I/O pin and either  $V_{CC}$  or GND. The external voltage applied to this I/O pin should not exceed the recommended levels for proper operation.



#### 8.2.3 Interrupt Output (INT)

An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time,  $t_{iv}$ , the signal  $\overline{INT}$  is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting, data is read from the port that generated the interrupt. Resetting occurs in the read mode at the acknowledge (ACK) or not acknowledge (NACK) bit after the rising edge of the SCL signal.

Interrupts that occur during the ACK or NACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as  $\overline{\text{INT}}$ . Writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur, if the state of the pin does not match the contents of the Input Port register. Because each 8-pin port is read independently, the interrupt caused by port 0 is not cleared by a read of port 1 or vice versa.

The  $\overline{\text{INT}}$  output has an open-drain structure and requires pullup resistor to  $V_{CC}$ .

### 8.2.3.1 Interrupt Errata

#### Description

The INT will be improperly de-asserted if the following two conditions occur:

1. The last I<sup>2</sup>C command byte (register pointer) written to the device was 00h.

#### Note

This generally means the last operation with the device was a Read of the input register. However, the command byte may have been written with 00h without ever going on to read the input register. After reading from the device, if no other command byte written, it will remain 00h.

2. Any other slave device on the I<sup>2</sup>C bus acknowledges an address byte with the R/W bit set high

#### 8.2.3.1.1

#### System Impact

Can cause improper interrupt handling as the Master will see the interrupt as being cleared.

#### 8.2.3.1.2

#### **System Workaround**

Minor software change: User must change command byte to something besides 00h after a Read operation to the PCA9554 device or before reading from another slave device.

#### Note

Software change will be compatible with other versions (competition and TI redesigns) of this device.

### 8.3 Programming

#### 8.3.1 I<sup>2</sup>C Interface

The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply through a pullup resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

 $I^2C$  communication with this device is initiated by a master sending a start condition, a high-to-low transition on the SDA input/output while the SCL input is high (see Figure 8-3). After the start condition, the device address byte is sent, MSB first, including the data direction bit (R/ $\overline{W}$ ).

After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input/output during the high of the ACK-related clock pulse. The address inputs (A0–A2) of the slave device must not be changed between the start and the stop conditions.

On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (start or stop) (see Figure 8-4).

A Stop condition, a low-to-high transition on the SDA input/output while the SCL input is high, is sent by the master (see Figure 8-3).

Any number of data bytes can be transferred from the transmitter to the receiver between the start and the stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 8-5). When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation.

A master receiver will signal an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a Stop condition.



Figure 8-3. Definition Of Start And Stop Conditions



Figure 8-4. Bit Transfer





Figure 8-5. Acknowledgment On The I<sup>2</sup>C Bus

## 8.3.2 Register Map

**Table 8-1. Interface Definition** 

| ВҮТЕ                           |         | BIT |    |    |    |    |    |         |  |  |  |  |  |
|--------------------------------|---------|-----|----|----|----|----|----|---------|--|--|--|--|--|
| DIIE                           | 7 (MSB) | 6   | 5  | 4  | 3  | 2  | 1  | 0 (LSB) |  |  |  |  |  |
| I <sup>2</sup> C slave address | L       | Н   | L  | L  | A2 | A1 | A0 | R/W     |  |  |  |  |  |
| Px I/O data bus                | P7      | P6  | P5 | P4 | P3 | P2 | P1 | P0      |  |  |  |  |  |

#### 8.3.2.1 Device Address

Figure 8-6 shows the address byte for the PCA9554.



Figure 8-6. PCA9554 Address

Table 8-2. Address Reference

|    | INPUTS |    | I <sup>2</sup> C BUS SLAVE ADDRESS |
|----|--------|----|------------------------------------|
| A2 | A1     | A0 | I-C BUS SLAVE ADDRESS              |
| L  | L      | L  | 32 (decimal), 20 (hexadecimal)     |
| L  | L      | Н  | 33 (decimal), 21 (hexadecimal)     |
| L  | Н      | L  | 34 (decimal), 22 (hexadecimal)     |
| L  | Н      | Н  | 35 (decimal), 23 (hexadecimal)     |
| Н  | L      | L  | 36 (decimal), 24 (hexadecimal)     |
| Н  | L      | Н  | 37 (decimal), 25 (hexadecimal)     |
| Н  | Н      | L  | 38 (decimal), 26 (hexadecimal)     |
| Н  | Н      | Н  | 39 (decimal), 27 (hexadecimal)     |

The last bit of the slave address defines the operation (read or write) to be performed. When it is high (1), a read is selected, while a low (0) selects a write operation.

### 8.3.2.2 Control Register And Command Byte

Following the successful acknowledgment of the address byte, the bus master sends a command byte that is stored in the control register in the PCA9554. Two bits of this command byte state the operation (read or write) and the internal register (input, output, polarity inversion or configuration) that will be affected. This register can be written or read through the I<sup>2</sup>C bus. The command byte is sent only during a write transmission.

Once a command byte has been sent, the register that was addressed continues to be accessed by readsuntil a new command byte has been sent.



Figure 8-7. Control Register Bits

Table 8-3. Command Byte

| CONTROL RE | GISTER BITS | COMMAND BYTE | REGISTER                    | PROTOCOL        | POWER-UP  |
|------------|-------------|--------------|-----------------------------|-----------------|-----------|
| B1         | B0 (HEX)    |              | REGIOTER                    | TROTOGOL        | DEFAULT   |
| 0          | 0           | 0x00         | Input Port Register         | Read byte       | XXXX XXXX |
| 0          | 1           | 0x01         | Output Port Register        | Read/write byte | 1111 1111 |
| 1          | 0           | 0x02         | Polarity Inversion Register | Read/write byte | 0000 0000 |
| 1          | 1           | 0x03         | Configuration Register      | Read/write byte | 1111 1111 |

#### 8.3.2.3 Register Descriptions

The Input Port register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level.

Before a read operation, a write transmission is sent with the command byte to indicate to the I<sup>2</sup>C device that the Input Port register will be accessed next.

Table 8-4. Register 0 (Input Port Register) Table

| BIT     | 17 | 16 | 15 | 14 | 13 | 12 | I1 | 10 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  |

The Output Port register (register 1) shows the outgoing logic levels of the pins defined as outputs by the Configuration register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value.

Table 8-5. Register 1 (Output Port Register) Table

|         |    |    |    |    |    | ,  |    |    |
|---------|----|----|----|----|----|----|----|----|
| BIT     | 07 | O6 | O5 | 04 | O3 | 02 | 01 | 00 |
| DEFAULT | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

The Polarity Inversion register (register 2) allows polarity inversion of pins defined as inputs by the Configuration register. If a bit in this register is set (written with 1), the corresponding port pin polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin's original polarity is retained.

Table 8-6. Register 2 (Polarity Inversion Register) Table

| BIT     | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

The Configuration register (register 3) configures the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with high impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output.



| Table 8-7. Register 3 (Configuration Register) Table |    |    |    |    |    |    |    |    |  |  |  |
|------------------------------------------------------|----|----|----|----|----|----|----|----|--|--|--|
| BIT                                                  | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 |  |  |  |
| <b>DEFAULT</b> 1 1 1 1 1 1 1                         |    |    |    |    |    |    |    |    |  |  |  |

#### 8.3.2.4 Bus Transactions

Data is exchanged between the master and PCA9554 through write and read commands.

#### 8.3.2.4.1 Writes

Data is transmitted to the PCA9554 by sending the device address and setting the least-significant bit to a logic 0 (see Figure 8-6 for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte. There is no limitation on the number of data bytes sent in one write transmission.



Figure 8-8. Write To Output Port Register



Figure 8-9. Write To Configuration Or Polarity Inversion Registers

#### 8.3.2.4.2 Reads

The bus master first must send the PCA9554 address with the least-significant bit set to a logic 0 (see Figure 8-6 for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again but, this time, the least-significant bit is set to a logic 1. Data from the register defined by the command byte then is sent by the PCA9554 (see Figure 8-10 and Figure 8-11). After a restart, the value of the register defined by the command byte matches the register being accessed when the restart occurred. Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data

Submit Document Feedback



Figure 8-10. Read From Register



- A. This figure assumes the command byte has previously been programmed with 00h.
- B. Transfer of data can be stopped at any moment by a Stop condition.
- C. This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from P port. See Figure 8-10 for these details.

Figure 8-11. Read From Input Port Register



## 9 Application Information Disclaimer

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 9.1 Application Information

## 9.1.1 Typical Application

Figure 9-1 shows an application in which the PCA9554 can be used.



- A. Device address is configured as 0100000 for this example.
- B. P0, P2, and P3 are configured as outputs.
- C. P1, P4, and P5 are configured as inputs.
- D. P6 and P7 are not used and have internal 100-k $\Omega$  pullup resistors to protect them from floating.

Figure 9-1. Typical Application

Submit Document Feedback

#### 9.1.1.1 Design Requirements

#### 9.1.1.1.1 Minimizing I<sub>CC</sub> When I/Os Control Leds

When the I/Os are used to control LEDs, they are normally connected to  $V_{CC}$  through a resistor as shown in Figure 9-1. The LED acts as a diode, so when the LED is off, the I/O  $V_{IN}$  is about 1.2 V less than  $V_{CC}$ .  $\Delta I_{CC}$  in *Electrical Characteristics* shows how  $I_{CC}$  increases as  $V_{IN}$  becomes lower than  $V_{CC}$ .

For battery-powered applications, it is essential that the voltage of I/O pins is greater than or equal to  $V_{CC}$  when the LED is off to minimize current consumption. Figure 9-2 shows a high-value resistor in parallel with the LED. Figure 9-3 shows  $V_{CC}$  less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O  $V_{IN}$  at or above  $V_{CC}$  and prevent additional supply-current consumption when the LED is off.



Figure 9-2. High-Value Resistor In Parallel With Led



Figure 9-3. Device Supplied By A Lower Voltage



## 10 Power Supply Recommendations

## 10.1 Power-On Reset Requirements

In the event of a glitch or data corruption, PCA9554 can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

The two types of power-on reset are shown in Figure 10-1 and Figure 10-2.



Figure 10-1. V<sub>CC</sub> Is Lowered Below 0.2 V Or 0 V And Then Ramped Up To V<sub>CC</sub>



Figure 10-2. V<sub>CC</sub> Is Lowered Below The Por Threshold, Then Ramped Back Up To V<sub>CC</sub>

Table 10-1 specifies the performance of the power-on reset feature for PCA9554 for both types of power-on reset.

|                           | rable to 1: Recommended Supply Sequen                                                                         | omig / ma rtamp | ···   |  |       |    |  |  |  |
|---------------------------|---------------------------------------------------------------------------------------------------------------|-----------------|-------|--|-------|----|--|--|--|
|                           | PARAMETER MIN TYP MAX                                                                                         |                 |       |  |       |    |  |  |  |
| V <sub>CC_FT</sub>        | Fall rate                                                                                                     | See Figure 10-1 | 1     |  | 100   | ms |  |  |  |
| V <sub>CC_RT</sub>        | Rise rate                                                                                                     | See Figure 10-1 | 0.01  |  | 100   | ms |  |  |  |
| V <sub>CC_TRR_GND</sub>   | Time to re-ramp (when V <sub>CC</sub> drops to GND)                                                           | See Figure 10-1 | 0.001 |  |       | ms |  |  |  |
| V <sub>CC_TRR_POR50</sub> | Time to re-ramp (when V <sub>CC</sub> drops to V <sub>POR_MIN</sub> – 50 mV)                                  | See Figure 10-2 | 0.001 |  |       | ms |  |  |  |
| V <sub>CC_GH</sub>        | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CCX\_GW}$ = 1 $\mu s$ | See Figure 10-3 |       |  | 1.2   | V  |  |  |  |
| V <sub>CC_GW</sub>        | Glitch width that will not cause a functional disruption when $V_{CCX\_GH} = 0.5 \times V_{CCx}$              | See Figure 10-3 |       |  |       | μs |  |  |  |
| V <sub>PORF</sub>         | Voltage trip point of POR on falling V <sub>CC</sub>                                                          |                 | 0.767 |  | 1.144 | V  |  |  |  |
| V <sub>PORR</sub>         | Voltage trip point of POR on rising V <sub>CC</sub>                                                           |                 | 1.033 |  | 1.428 | V  |  |  |  |

Table 10-1. Recommended Supply Sequencing And Ramp Rates (1)

#### (1) $T_A = -40^{\circ}C$ to 85°C (unless otherwise noted)

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(V_{CC\_GW})$  and height  $(V_{CC\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and the device impedance are factors that affect power-on reset performance. Figure 10-3 and Table 10-1 provide more information on how to measure these specifications.

Submit Document Feedback



Figure 10-3. Glitch Width And Glitch Height

 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of  $V_{POR}$  differs based on the  $V_{CC}$  being lowered to or from 0. Figure 10-4 and Table 10-1 provide more details on this specification.



Figure 10-4. V<sub>POR</sub>



## 11 Device and Documentation Support

## 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: PCA9554

ивтії Document Feedback

www.ti.com 6-Apr-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| PCA9554DB        | ACTIVE | SSOP         | DB                 | 16   | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | PD554                   | Samples |
| PCA9554DBR       | ACTIVE | SSOP         | DB                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | PD554                   | Samples |
| PCA9554DGVR      | ACTIVE | TVSOP        | DGV                | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | PD554                   | Samples |
| PCA9554DW        | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | PCA9554                 | Samples |
| PCA9554DWR       | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | PCA9554                 | Samples |
| PCA9554PWR       | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | PD554                   | Samples |
| PCA9554PWRG4     | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | PD554                   | Samples |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 6-Apr-2022

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PCA9554DBR  | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| PCA9554DGVR | TVSOP           | DGV                | 16 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| PCA9554DWR  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| PCA9554PWR  | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| PCA9554PWR  | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 3-Jun-2022



#### \*All dimensions are nominal

| 7 III GIII I GII I GII GII GII GII GII G |              |                 |      |      |             |            |             |
|------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| PCA9554DBR                               | SSOP         | DB              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| PCA9554DGVR                              | TVSOP        | DGV             | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| PCA9554DWR                               | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| PCA9554PWR                               | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| PCA9554PWR                               | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## **TUBE**



### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| PCA9554DB | DB           | SSOP         | 16   | 80  | 530    | 10.5   | 4000   | 4.1    |
| PCA9554DW | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated